# Design and evaluation of 20-GHz power amplifiers in 130-nm CMOS

MATTIAS FERNDAHL<sup>1</sup>, TED JOHANSSON<sup>2,\*</sup> AND HERBERT ZIRATH<sup>1</sup>

The use of 130-nm CMOS for power amplifiers at 20 GHz is explored through a set of power amplifiers as well as transistor level measurements. The power amplifiers explore single versus cascode configuration, smaller versus larger transistor sizes, and the combination of two amplifiers using power splitters/combiners. A maximum output power of 63 mW at 20 GHz was achieved. Transistor-level characterization using load pull measurements on 1-mm gate width transistors yielded 148-mW/mm output power. Transistor modeling and layout for power amplifiers are also discussed. An estimate on the maximum achievable output at 20 GHz from 130-nm CMOS power amplifiers, based on findings in this paper and the literature, is finally presented.

Keywords: CMOS, 130 nm, K-band, MMIC, Power amplifier

Received 20 January 2009; Revised 17 April 2009; first published online 19 June 2009

### I. INTRODUCTION

Due to the down-scaling and resulting high transit frequencies, CMOS is becoming a realistic alternative to III–V technologies for microwave applications, also at higher frequencies than today's commercial applications in the lower GHz-region. Several successful design examples well up into the V-band have been published, e.g. [1–4]. Surprisingly, little has however been reported regarding CMOS power amplifiers at frequencies above 10 GHz. The results by Ferndahl *et al.* [5] represent highest power, with 18.3-dBm output at 20 GHz, whereas LaRocca and Chang [6] with 12.2 dBm at 60 GHz represent highest power combined with high frequency. Investigations on device level have also been carried out by Scholvin *et al.* [7] and Ferndahl *et al.* [8, 9].

While the short channel lengths have enabled excellent small-signal high-frequency performance, it has also led to lower breakdown voltages and thus a smaller tolerable RF voltage swing. As a result the maximum output power is reduced and the design of CMOS power amplifiers becomes challenging. Hence, there is a need to study CMOS power amplifiers above 10 GHz to understand how, e.g., higher output power can be achieved.

This paper reports a study of power amplification at 20 GHz in 130-nm CMOS technology. The presented findings are based on both large signal transistor measurements and five different power amplifier designs, exploring different transistor types, single transistor versus cascode, combining power amplifiers as well as the effect of total transistor gate width.

**Corresponding author:** M. Ferndahl

Email: mattias.ferndahl@chalmers.se

Furthermore, the modeling of the transistors, using RF extension to the intrinsic model, is presented as well as the modeling of the passive components in the matching network.

The paper is organized as follows. Section II explains the modeling of the transistors and passive components. In Section III the result of small and large signal measurements of several different transistor layouts and types are presented. The circuit design is covered in Section IV and results in Section V. Comparisons and conclusions are made in Sections VI and VII, respectively.

#### II. MODELING

The available transistor model for the used process is based on the BSIM4 model, with some extensions of library cells to handle the layout parasitics up to the polysilicon/metal 1 layers. To include the effects of the metal interconnects up to the top metal layer, series resistances and inductances were added to all three terminals (gate, drain, source), see Fig. 1(a). The bulk terminal was connected directly to the source terminal.

Before the extraction of the parameter values for the RF extension the measured S-parameter data was de-embedded to remove the influence of pad capacitance and access lines in the test structure, see Fig. 1(b). The pads and access lines to the device are thus not part of the RF extension. A statistical equivalent-circuit-based de-embedding procedure was used [10] with the package model shown in Fig. 1(b).

The parameter values of the RF extension, describing the parasitics upto the top metal layer, there the transmission lines are connected, to the polysilicon/metal 1 layer, were then found through a multi-bias optimization using measured extrinsic (de-embedded) data and simulated intrinsic data.

Standard transmission lines models were used with parameters based on process information such as substrate thickness and conductivity. These models were also validated using 2.5D EM simulations and found sufficiently accurate, at these

<sup>&</sup>lt;sup>1</sup>Microwave Electronics Lab, Department of Micro Technology and Nano Science, Chalmers University of Technology, SE-412 96 Göteborg, Sweden. Fax: +46-(0)31-164513.

<sup>&</sup>lt;sup>2</sup>Infineon Technologies Nordic AB, SE-164 81 Kista, Sweden.

<sup>\*</sup>Present address: Huawei Technologies Sweden AB, P.O. Box 94, SE-164 94 Kista, Sweden.





Fig. 1. (a) Intrinsic BSIM4 model with RF extension. (b) Layout of transistor test structure with package model of pad capacitances and access lines overlayed used in the de-embedding.

frequencies. The models for the input and output pad capacitance were taken from the de-embedding data, using an RC series network, i.e.  $C_{p_1}$  and  $R_{p_1}$  in Fig. 1(b).

## III. EVALUATION OF 130-NM CMOS FOR 20 GHZ POWER AMPLIFIERS

To evaluate 130-nm CMOS as a technology for power amplification around 20 GHz, several devices were fabricated and measured to evaluate their performances. The measurements were carried out in two steps. First bias dependent small signal measurements were performed, using a network analyzer up to 50 GHz to find the available gain at 20 GHz and also extract the parameter values for the RF extension mentioned in Section II. The most promising devices were then measured in a large signal setup to find their maximum output power and their corresponding optimal input and output impedance levels using load and source pull with impedance tuners.

At lower frequencies it is quite common to use I/O transistors with thicker oxide and longer gate lengths as they allow a higher drain voltage supply and therefore can deliver more output power at a higher impedance level. Therefore, I/O transistors were measured and compared to regular transistors with minimum gate length having nominal oxide thickness. The gain of the I/O transistors were, however, too low at these

 Table 1. Comparison between different device options in a 130-NM RF-CMOS process\*.

| Device               | V <sub>dd</sub> | <i>fmax</i> | ft    | G <sub>m,max</sub> | I <sub>d,sat</sub> |
|----------------------|-----------------|-------------|-------|--------------------|--------------------|
|                      | (V)             | (GHz)       | (GHz) | (mS/mm)            | (mA/mm)            |
| I/O <sup>†</sup>     | 1.5             | 30          | 22    | 150                | 210                |
| Regular <sup>‡</sup> | 1.5             | 50          | 65    | 350                | 490                |

\*Transistor gate width 10  $\mu$ m × 100 fingers (not optimized for maximum gain).

<sup>†</sup>Thick gate oxide and larger gate length.

<sup>‡</sup>Thin gate oxide and minimum gate length.

frequencies, i.e. above 10 GHz, to be usable in a power amplifier design, and regular transistors had to be used, see Table 1.

The regular transistor, with minimum gate length, was designed with different layouts, having 1-mm total gate width and varying unit gate finger width, from 5 µm and up. This in order to find an optimum in terms of both gain, output power, and reliability. The layout of large transistor cells for power amplification at high frequencies, about a fifth of  $f_T$ , is problematic from two aspects. First, the gate finger width should be kept short enough to have sufficient gain, since the high gate resistance from a wide gate finger transistor will deteriorate the high-frequency performance. The second issue is how to layout a multi-finger transistor to avoid problems with electromigration and reliability due to the large drain/ source currents, this while keeping the parasitic capacitances and resistances as low as possible. For example the source return path, drawn above the drain and gate connection, was too narrow in the 5  $\mu$ m  $\times$  200 finger transistor layout with almost immediate degradation during large signal measurements. A unit gate finger width of 10 µm gave satisfactory performance in terms of both gain and metal current density-related reliability. The resulting measured maximum output power, gain, and power-added efficiency (PAE) for the 100 fingers  $\times$  10  $\mu$ m device are shown in Fig. 2. The maximum achieved output power density at 3-dB compression was 148 mW/mm with a maximum PAE of 20%. To the authors' knowledge this is the highest reported output power density for CMOS at these frequencies. The gain of the 1-mm device was, however, too low (5 dB) and smaller transistor



**Fig. 2.** Measured transducer gain, output power and PAE from load pull characterization of a 1-mm gate width 130 nm CMOS at 23 GHz. Source and load impedance were optimized for maximum output power ( $Z_S = 9-0.13$ ,  $Z_L = 9.2-0.16$ ).

sizes (200 and 500  $\mu$ m total gate width) were chosen for the power amplifier designs. Two sizes were chosen to be able to obtain insight on the effect of device size in the amplifier design. The transistors were also put in a cascode configuration. As the supply voltage in the cascode cell is partitioned between the input and the output/common gate transistor, see Section VI, a higher supply voltage may be used which will increase the output power.

#### IV. CIRCUIT DESIGN

Five different power amplifiers were designed and characterized: single transistor power amplifiers, cascode power amplifiers, both with 200 and 500  $\mu$ m transistors, and a power amplifier with two 200- $\mu$ m cascode power amplifiers, which were combined on-chip using Wilkinson combiners. Figure 3 gives an overview of the schematics.

All power amplifiers were single stage. Additional gain can be added by using one or several driver stages in front of the power amplifiers, but will not affect the maximum output power, which was of main interest in this study. Microstrip transmission lines were used as matching elements with the signal line in the top metal layer and ground plane in the bottom metal layer. Distributed components were chosen over lumped due to ease of modeling the transmission lines and lack of accurate inductance models in the design environment. The drawback of the distributed approach is a larger chip area, although the present designs could be shrunk considerably with more aggressive meandering. All transmission lines were designed to have a 50- $\Omega$  characteristic impedance, except for the shorted stubs to the drain, which were made 20 µm wide, corresponding to an impedance level of  $27 \Omega$ . The wider drain line helps to accommodate the large drain current, so that problems with electromigration and/or Joule heating are avoided. The lengths of the lines, and stubs were appropriately chosen for best performance in terms of matching, gain, and output power.

The power amplifiers were fabricated in a 130-nm RF CMOS process with four Cu layers, two thick top Al metal layers, and MIM capacitors. The designs were made using



**Fig. 3.** Schematic of (a) the single transistor power amplifiers, (b) the cascode power amplifiers, and (c) two combined cascode power amplifiers.



Fig. 4. Chip photo of the five different power amplifiers.

Agilent's ADS simulator and Cadence layout environment. Chip photos of the power amplifiers can be found in Fig. 4.

#### V. RESULTS

The power amplifiers were measured on wafer with 1.5-V drain bias for the single transistor power amplifiers and 3.0-V drain and cascode bias for the cascode power amplifiers. The gain versus output power at 20 GHz for all five power amplifiers are presented in Fig. 5.

A comparison with simulated and measured S-parameter data of the combined 200- $\mu$ m cascode amplifiers shows good agreement, see Fig. 6, although a slight frequency shift toward lower frequencies is observed. The transducer gain and PAE of both the combined 200- $\mu$ m cascode power amplifier and



**Fig. 5.** Transducer gain versus output power for the single transistor 200- $\mu$ m power amplifier (a), the 200- $\mu$ m cascode power amplifier (b), the two combined 200- $\mu$ m cascode power amplifiers (c), the single transistor 500- $\mu$ m power amplifier (d), and the 500- $\mu$ m cascode power amplifier (e). All at 20 GHz.



Fig. 6. Measured (crosses) and simulated (solid lines) S-parameters of the combined 200-µm cascode power amplifier.

the 200- $\mu$ m cascode power amplifier show very good agreement between simulation and measurement, see Figs 7 and 8.

The agreement between both small and large signal simulations and measurements shows that the used models are valid both for the transistors and passive matching networks, including the Wilkinson combiner. Furthermore, in Fig. 8 the simulated transducer gain without the RF-extension of the transistor model is shown. As can be seen from the figure the simulation without the RF extensions overestimates the gain with almost 2 dB, corroborating the need of the RF extension for accurate simulations.

A summary of these and previously published power amplifiers is made in Table 2.

Even though a thick top metal layer is used for the transmission lines in the matching network, the Q-value is still quite limited due to a lossy dielectric, the  $SiO_2$ , and resistive losses in the metal. The partitioning of the losses between the input and output matching network as well as the power splitter/combiner were simulated and is presented in Table 3. The input and output matching networks contribute together with about 2 dB to the loss. The combiner adds another 1.1 dB in loss, but as the combination of two power amplifiers will add 3 dBm it is still beneficial to use a power combining scheme to increase the output power.

#### VI. DISCUSSION ON THE LIMITS FOR 20 GHZ POWER AMPLIFIERS

From the data in Table 2 it is seen that a cascode configuration is preferred, both from a gain and output power perspective. The output power is higher for the cascode power amplifiers as a higher supply voltage can be applied. This is possible



Fig. 7. Measured and simulated transducer gain and PAE of the 200- $\mu m$  cascode power amplifier.



Fig. 8. Measured and simulated transducer gain and PAE of the combined 200-µm cascode power amplifier.

| Table 2. Sum | mary of results | and comparison | of 10-40 GHz | CMOS pov | wer amplifiers |
|--------------|-----------------|----------------|--------------|----------|----------------|
|--------------|-----------------|----------------|--------------|----------|----------------|

| Power amplifier              | Frequency<br>(GHz) | G <sub>T</sub> /stage | $P_{1dB}$ | P <sub>sat</sub><br>(dBm) | PAE  | V <sub>supply</sub><br>(V) | Size    | Tech.  | Stages        |
|------------------------------|--------------------|-----------------------|-----------|---------------------------|------|----------------------------|---------|--------|---------------|
|                              | (GIIZ)             | (uD)                  | (uDIII)   | (uDIII)                   | (70) | (•)                        | (11111) |        |               |
| This work                    |                    |                       |           |                           |      |                            |         |        |               |
| (a) Single 200 μm            | 20                 | 2.8                   | 7.8       | 12                        | 36   | 1.5                        | 0.91    | 130 nm | 1             |
| (b) Cascode 200 μm           | 20                 | 7.5                   | 11.6      | 16.9                      | 22   | 3.0                        | 0.7     | 130 nm | 1 (cascode)   |
| (c) Two cascode 200 µm comb. | 20                 | 5.6                   | 14.6      | 18.3                      | 17   | 3.0                        | 1.13    | 130 nm | 1 (cascode)   |
| (d) Single 500 µm            | 20                 | 2.5                   | 13.6      | 15                        | 22   | 1.5                        | 0.72    | 130 nm | 1             |
| (e) Cascode 500 µm           | 20                 | 6.2                   | 13        | 18                        | 16   | 3.0                        | 0.72    | 130 nm | 1 (cascode)   |
| Previously published work    |                    |                       |           |                           |      |                            |         |        |               |
| [11]                         | 17                 | 7.3                   | 15        | 17.1                      | 15.6 | 1.5                        | 0.9     | 130 nm | 2 (balanced)  |
| [12]                         | 18                 | 6.3                   | 8         | 10.9                      | 23.5 | 1.5                        | 0.78    | 130 nm | 4 (2 cascode) |
| [13]                         | 24                 | 3.5                   | 11        | 14.5                      | 6.5  | 2.8                        | 1.3     | 180 nm | 2 (cascade)   |
| [14]                         | 36-51              | 3.6                   | 7.5       | 10.6                      | 10   | 1.5                        | 0.72    | 90 nm  | 4 (balanced)  |
| [15]                         | 24                 | 9.4                   | 13.3      | 19.1                      | 15.6 | 3.6                        | 0.325   | 180 nm | 2 (cascode)   |

**Table 3.** Loss partitioning in the different power amplifiers.

| Power amplifier          | Losses of matching networks [dB] |         |                  |  |  |  |
|--------------------------|----------------------------------|---------|------------------|--|--|--|
|                          | Input*                           | Output* | Splitter         |  |  |  |
| Single 200 µm            | 1.06                             | 1.05    | _                |  |  |  |
| Cascode 200 µm           | 1.14                             | 0.64    | -                |  |  |  |
| Two cascade 200 µm comb. | 1.07                             | 1.42    | 1.1 <sup>‡</sup> |  |  |  |
| Single 500 µm            | 1.0                              | 1.23    | _                |  |  |  |
| Cascode 500 µm           | 1.07                             | 1.44    | -                |  |  |  |
|                          |                                  |         |                  |  |  |  |

\*Including input or output MIM capacitors and bias network.

<sup>†</sup>Combiner at output is the same.

<sup>\*</sup>Only the loss, i.e. excluding the 3 dB due to the splitting.

since the drain-source voltage is partitioned between the input and the cascode transistor, as can be seen from Fig. 9, which shows the simulated drain-source voltage waveforms in the  $500-\mu$ m power amplifier having a 3-V supply.

From Fig. 10(b) it can be seen that the peak voltages exceed the maximum permitted DC supply voltage of the technology, in this case 1.5 V. There are indications, e.g. [8, 9, 16], that the peak-to-peak can exceed the DC reliability limits; however, more research on the topic is necessary to fully understand these effects. From short-term measurements, i.e. up to 1 h, of the power amplifiers no degradation was seen for any of the presented power amplifiers, even when overdriven with a large input signal, up to 25 dBm during shorter intervals.

The effect on peak-to-peak voltage, gain, and output power versus supply voltage was also studied for the



Fig. 9. Simulated drain and drain-source voltage waveforms for the  $500-\mu$ m power amplifier with 3-V supply voltage, at 20 GHz.

500 µm cascode power amplifier, see Fig. 10(a). The output power drops slowly with decreased supply voltage to a level around 2 V then the roll off is more pronounced. The gain is, however, unaffected, as expected. The peak-to-peak values follow the output power with a faster roll off, versus lower supply voltage, for the drain-source voltage of the cascode transistor, see Fig. 10(b).



Fig. 10. (a) Simulated and measured gain and output power versus supply voltage of the  $500-\mu m$  cascode power amplifier. (b) Simulated peak-to-peak voltage between source and drain for the common-source and common-gate transistor of the cascode cell. Both at 20 GHz.



Fig. 11. Output power versus frequency for published power amplifiers in CMOS between 10 and 70 GHz. This paper: (a)-(e).

The output power of these and previously published power amplifiers [6, 11-13, 17-25] are marked versus frequency in Fig. 11. The saturated output power is presented but it is important to realize that the 1 dB compression point in some cases is significantly lower, some examples can be seen in Table 2.

#### VII. CONCLUSIONS

Using both device level measurements and a set of different designs, the limits and tradeoffs for power amplifier design in 130-nm CMOS at 20 GHz have been investigated.

Transistor size and configuration as well as the combining of two power amplifiers using Wilkinson splitter/combiners were studied. A maximum output power of 63 mW at 20 GHz for two on-wafer combined cascode power amplifiers and 148 mW/mm from load pull characterization of a single transistor were achieved. Both these values are, to the authors' knowledge, the highest reported above 10 GHz for CMOS. Furthermore, transistor modeling and the layout of transistors for power amplifiers were discussed.

From the results presented in this paper it is concluded that the maximum output power for 130 nm CMOS power amplifier at 20 GHz is between 100 and 200 mW, probably closer to 200 mW. If two of the 500  $\mu$ m power amplifier presented in this paper were combined on-wafer it would be possible to achieve 100 mW in output power. Combining up to four amplifiers using five-port splitters/combiners is feasible and would result in an output power close to 200 mW.

#### ACKNOWLEDGEMENT

This work was supported by VINNOVA, Sweden through the European MEDEA+ project HiMission.

# REFERENCES

 Ferndahl, M.; Motlagh, B.M.; Masud, A.; Angelov, I.; Vickes, H.O.; Zirath, H.: CMOS devices and circuits for microwave and millimetre wave applications, In Proc. 35th European Microwave Conf., 2005, 105.

- [2] Yao, T. et al.: Algorithmic design of CMOS LNAs and PAs for 60-GHz radio. IEEE J. Solid-State Circuits, 42 (2007), 1044–1057.
- [3] Razavi, B.: CMOS transceivers at 60 GHz and beyond, in IEEE Int. Symp. Circuits and Systems, Proc., New Orleans, LA, United States, 2007, 1983–1986.
- [4] Heydari, B.; Bohsali, M.; Adabi, E.; Niknejad, A.M.: Millimeter-wave devices and circuit blocks up to 104 GHz in 90 nm CMOS. IEEE J. Solid-State Circuits, 42 (2007), 2893–2903.
- [5] Ferndahl, M.; Johansson, T.; Zirath, H.: 20 GHz power amplifier design in 130 nm CMOS, In European Microwave Integrated Conf., Amsterdam, 2008, 254–257.
- [6] LaRocca, T.; Chang, M.C.F.: 60 GHz CMOS differential and transformer-coupled power amplifier for compact design, In Radio Frequency Integrated Circuits Symp., 2008, 65–68.
- [7] Scholvin, J.; Greenberg, D.R.; del Alamo, J.A.: Fundamental power and frequency limits of deeply-scaled CMOS for RF power applications, In Int. Electron Devices Meeting Technical Digest, 2006, 1–4.
- [8] Ferndahl, M.; Vickes, H.-O.; Zirath, H.; Angelov, I.; Ingvarson, F.; Litwin, A.: 90-nm CMOS for microwave power applications. IEEE Microwave Wirel. Compon. Lett., 13 (2003), 523–525.
- [9] Ferndahl, M.; Nemati, H.; Parvais, B.; Zirath, H.; Decoutere, S.: Deep submicron CMOS for millimeter wave power applications. IEEE Microwave Wirel. Compon. Lett., 18 (2008), 3.
- [10] Ferndahl, M.; Fager, C.; Andersson, K.; Linnér, P.; Vickes, H.O.; Zirath, H.: A general statistical equivalent-circuit-based de-embedding procedure for high-frequency measurements. IEEE Trans. Microwave Theory Tech., 56 (2008), 2692–2700.
- [11] Vasylyev, A.V.; Weger, P.; Bakalski, W.; Simbuerger, W.: 17-GHz 50-60 mW power amplifiers in 0.13 μm standard CMOS. IEEE Microwave Wirel. Compon. Lett., 16 (2006), 37–39.
- [12] Cao, C.; Xu, H.; Su, Y.; O, K.: An 18-GHz, 10.9-dBm fully-integrated power amplifier with 23.5 PAE in 130-nm CMOS, In Proc. 31st European Solid-State Circuit Conf., 2005, 137–140.
- [13] Komijani, A.; Natarajan, A.; Hajimiri, A.: A 24-GHz, +14.5-dBm fully integrated power amplifier in 0.18-μm CMOS. IEEE J. Solid-State Circuits, 40 (2005), 1901.
- [14] Tsai, J.-H.; Lee, Y.-L.; Huang, T.-W.; Yu, C.-M.; Chern, J.G.J.: "A 90-nm CMOS broadband and miniature Q-band balanced medium power amplifier", In IEEE MTT-S Int. Microwave Symp. Dig., 2007, 1129–1132.
- [15] Kuo, J.-L.; Tsai, Z.-M.M.; Wang, H.: A 19.1-dBm fully-integrated 24 GHz power amplifier using 0.18-μm CMOS technology, In European Microwave Integrated Circuits Conf., Amsterdam, 2008, 1425–1428.
- [16] Sasse, G.T.; Kuper, F.G.; Schmitz, J.: MOSFET degradation under RF stress. IEEE Trans. Electron Devices, 55 (2008), 3167–3174.
- [17] Vasylyev, A.; Weger, P.; Simburger, W.: Ultra-broadband 20.5– 31 GHz monolithically-integrated CMOS power amplifier. Electron. Lett., 41 (2005), 1281–1282.
- [18] Natarajan, A.; Komijani, A.; Hajimiri, A.: A fully integrated 24-GHz phased-array transmitter in CMOS. IEEE J. Solid-State Circuits, 40 (2005), 2502–2513.
- [19] Shigematsu, H.; Hirose, T.; Brewer, F.; Rodwell, M.: Millimeter-wave CMOS circuit design. IEEE Trans. Microwave Theory Tech., 53 (2005), 472–477.
- [20] Khanpour, M.; Voinigescu, S.P.; Yang, M. T.: A high-gain, low-noise, +6 dBm PA in 90 nm CMOS for 60-GHz radio, In IEEE Compound Semiconductor Integrated Circuits Symp., Digest, S. P. Voinigescu, Ed., 2007, 1–4.

- [21] Tanomura, M. et al.: TX and RX front-ends for the 60 GHz band in 90 nm standard bulk CMOS, In IEEE Int. Solid-State Circuits Conf., Digest Technical Papers, 2008.
- [22] Chowdhury, D.; Reynaert, P.; Niknejad, A.: "A 60 GHz 1V +12.3 dBm transformer-coupled wideband PA in 90 nm CMOS, In IEEE Int. Solid-State Circuits Conf., Digest Technical Papers, 2008.
- [23] Suzuki, T.; Kawano, Y.; Sato, M.; Hirose, T.; Joshin, K.: 60 and 77 GHz power amplifiers in standard 90 nm CMOS, In IEEE Int. Solid-State Circuits Conf., Digest Technical Papers, 2008.
- [24] Heydari, B.; Bohsali, M.; Adabi, E.; Niknejad, A.M.A.: A 60 GHz power amplifier in 90 nm CMOS technology, In IEEE Custom Integrated Circuits Conf., M. Bohsali, Ed., 2007, 769–772.
- [25] Yao, T.; Gordon, M.; Yau, K.; Yang, M.T.; Voinigescu, S.P.: 60-GHz PA and LNA in 90-nm RF-CMOS, In IEEE Radio Frequency Integrated Circuits Symp. Digest, San Francisco, CA, USA, 2006, pp. 125–128.



**Mattias Ferndahl** received an M.Sc. degree in Physics Engineering from Chalmers University of Technology, Göteborg, Sweden, where he is currently employed as a Ph.D. student at the department of Microtechnology and Nanoscience, Microwave Electronics Lab. His research interest is mainly microwave and millimeter wave circuit

design and transistor modeling, including characterization methods. He is a author/co-author of more than 30 refereed journal/conference papers, and holds one patent.



**Ted Johansson** received an M.Sc. degree in Applied Physics and Electrical Engineering in 1985, and Dr. Tech. and Ph.D. degrees in Electronic Devices from Linköping University, Sweden, in 1993 and 1998, respectively. From 1985 to 1989, he was with the Swedish Institute of

Microwave Technology, Stockholm, conducting research in the area of MOS process technology. He joined Ericsson Components AB in 1989 and was heavily involved in the development of RF power transistors for cellular base stations for almost 10 years. His interest then shifted into RFIC technologies, mainly SiGe bipolar and BiCMOS, and integrated power amplifiers for wireless handsets. After the acquisition of Ericsson Microelectronics AB by Infineon Technologies in 2002, he divided his attention between research on SOI for BiCMOS, technology strategy for future RFIC processes (BiCMOS and CMOS), and competitor technology analysis. In 2005, the focus was switched again to power amplifiers for wireless applications, mainly for cordless phones, and the integration of CMOS power amplifiers for SoC solutions. From 2008, he is with Huawei Technologies Sweden AB, specializing in PA design and R&D for wireless terminals. He has published more than 50 journal and conference papers, and holds 35 patents.



Herbert Zirath received his M.Sc. and Ph.D. degrees from Chalmers University, Göteborg, Sweden, in 1980 and 1986, respectively. He is since 1996 a Professor in High Speed Electronics at the Department of Microtechnology and Nanoscience, MC2, at Chalmers University. He became the head of the Microwave Electronics Laboratory during 2001.

At present he is leading a group of approximately 35 researchers in the area of high-frequency semiconductor devices and circuits. His main research interests include foundry-related MMIC designs for millimeter wave applications based on both III–V and silicon devices, SiC and GaN-based transistors and circuits for high power applications, device modeling including noise and large-signal models for FET and bipolar devices, and InP-HEMT devices and circuits. He is a working part-time at Ericsson AB as a microwave circuit expert. He is author/co-author of more than 300 refereed journal/conference papers, and holds four patents.