# **RESEARCH PAPER**

# Performance study of an inverse class E power amplifier with series tunable parallel resonant tank

TAO CAO<sup>1</sup>, SONGBAI HE<sup>2</sup> AND FEI YOU<sup>2</sup>

An analysis of operation of a modified inverse class E power amplifier is presented. The proposed amplifier that has a series tunable parallel resonant tank is similar to a hybrid of class F and inverse class E. The principles and design equations required to determine the optimum operation of the amplifier are analyzed in detail. The practical circuit using LDMOS MRF21010 is shown to be able to deliver 40.02 dBm outpout power at 155 MHz. The amplifier achieves power-added efficiency (PAE) of 78.18% and drain efficiency of 78.42%, and exhibits 25.02 dB power gain when operates from a 21 V supply voltage. Comparisons of simulated and measured results are given with good agreement between them being achieved.

Keywords: Inverse class E amplifier, class F, zero current switching, high efficiency

Received 28 September 2010; Revised 1 February 2011; first published online 25 March 2011

### I. INTRODUCTION

As the demand for wireless communications continues to grow, the requirement of high-efficiency, high-frequency power amplifiers has never been greater. The operating and deployment costs of wireless base stations and the mobility of user terminals can be significantly optimized by increasing the efficiency of the power amplifiers in the final output stage.

Unfortunately, there is often a trade-off between amplifier efficiency and amplifier linearity. To fulfill the stringent linearity requirements of wireless communication standards while achieving high efficiency, designers propose some advanced transmitter architectures, such as linear amplification using non-linear components (LINC) [1], envelope elimination and restoration [2], and polar amplifiers [3]. It is generally believed that switching-mode power amplifiers that can offer unity theoretical efficiency are the most promising solution in these transmitter architectures.

Class E [4–6] and class F [7] are two well-known switchingmode power amplifier topologies that have demonstrated high performance at radio and microwave frequencies, whereas there are some limitations when designing them. Class E amplifier's high drain voltage is very dangerous to the transistor's safety, and class F amplifier needs complex tuned circuits to supply open and short circuits to the alternating harmonics. To address these limitations, some new designs that unify class

<sup>2</sup>School of Electronic Engineering, University of Electronic Science and Technology of China, Chengdu, Sichuan, P.R. China

**Corresponding author:** T. Cao Email: caotaog@gmail.com E and class F or class  $1/F \ [8, 9]$  into a single framework were proposed [10–14]. It is a pity that these literatures have not introduced exact design equations or simple design process of the class FE and class E/F power amplifier topologies. In 2005, a new topology for the class E amplifier has been reported by T. Mury. Termed as the inverse class E amplifier it has several advantages over the classical class E configuration [15-18]. For example, when compared with the classic class E topology the inverse class E amplifier offers (i) lower inductance values, which is more attractive for lumped MMIC implementation, (ii) better harmonic suppression when operated into a distributed load network, and (iii) lower peak switching voltages, which reduces the possibility of the device failure owing to transistor breakdown mechanisms [17, 18]. However, the inverse class E amplifier does not further the power output capability and has higher drain current when compared with the class E mode. A modified class E amplifier with tunable serial-parallel resonator network that replaces the single parallel capacitor of the classic class E mode was proposed in [6]. The results have shown that the modified topology is able to improve the power output capability, whereas the proposed circuit also has high drain voltage.

In this paper, we have introduced a tunable parallel resonant tank into the load network of the inverse class E amplifier. The new configuration is similar to a hybrid combining features of inverse class E and class F or class1/F, and demonstrates varying degrees of trade-off between the peak drain voltage and current when the added parallel resonant is tuned to the different frequency. The proposed amplifier not only maintains the zero power loss switching operation, but also brings in some improvements, such as higher output power, power output capability, and further relaxes design requirements. This paper is organized as follows: In Section II, the theoretical

<sup>&</sup>lt;sup>1</sup>Institute of Electronic Engineering, China Academy of Engineering Physics, Sub-Box 517 of P.O. Box 919, Mianyang, Sichuan, P.R. China. Phone: +86 816 2493651

analysis and the design equations for the new topology operating under ideal switching conditions are given in detail. Section III will present amplifier's performance supported by numerical results when the added parallel resonant tank tuned to the different frequencies. In Section IV, circuit harmonic balance simulations and experiments are carried out to validate the theories. And Section V presents the conclusion.

### II. FUNDAMENTAL THEORY

Figure 1 depicts the circuit schematic diagram of the amplifier proposed in this paper. The transistor operates cyclically as an ideal switch at the fundamental frequency ( $\omega$ ); the load network is similar to the inverse class E amplifier, but it has a more parallel resonant tank  $C_n //L_n$ , the resonance frequency of this parallel resonant circuit is  $n\omega$ , where n is a design parameter and it can be set to any value. When n is an integer, the impedance of the parallel-tuned circuit  $C_n //L_n$  is infinite at the frequency  $n\omega$  and zero otherwise. Especially this new configuration open circuits the second harmonic which is similar to the inverse class F amplifier when n = 2, and open circuits the third harmonic that is similar to the class F amplifier when n = 3. Thus, the modified class E amplifier proposed in this paper exhibits different performance with design parameter n varies.

The analysis of the circuit is based on the following assumptions that are proposed by the previous literature [15]: (i) The transistor is modeled as an ideal switch; the switching action of the transistor is instantaneous and lossless. (ii) The switch duty cycle is 50%. (iii) The RF choke (RFC) has an infinite inductance; The DC block has an infinite capacitance. (iv) The factor  $Q_L$  of the parallel LC resonator is high enough so that the output voltage is essentially sinusoidal at the carrier frequency.

# A) Switch current and voltage steady-state waveforms

According to the assumptions above, the output voltage and the output current are sinusoidal and are defined as

$$v_o(\theta) = V_{DC}a\,\sin{(\theta + \varphi)},\tag{1}$$

$$V_o(\theta) = V_{DC}a \sin{(\theta + \varphi)}/R_L,$$
 (2)

where  $\theta = \omega t$ ,  $\omega = 2\pi f_o$  ( $f_o$  is the fundamental frequency), the switch is closed when  $o \le \theta < \pi$ ; and the switch is

opened when  $\pi \leq \theta \leq 2\pi$ .  $V_{DC}$  is a DC input voltage,  $\varphi$  is the phase angle of the output signal, and  $R_L$  is the load resistance. Parameters *a* and  $\varphi$  are to be determined. From Fig. 1, according to the KVL law  $v_1(\theta)$  can be expressed as

$$v_1(\theta) = V_{DC} - v_o(\theta) - v_2(\theta), \quad 0 \le \theta \le 2\pi.$$
 (3)

And then, the steady-state switch current and voltage waveforms can be expressed as

$$i_{s}(\theta) = \begin{cases} \frac{1}{\omega L} \int_{0}^{\theta} v_{1}(\theta) d\theta, & 0 \le \theta < \pi, \\ 0, & \pi \le \theta \le 2\pi, \end{cases}$$
(4)

$$v_{s}(\theta) = \begin{cases} 0, & 0 \le \theta < \pi, \\ v_{1}(\theta), & \pi \le \theta \le 2\pi. \end{cases}$$
(5)

According to the KCL law, the current through switch  $i_s(\theta)$  can be rewritten as

$$i_s(\theta) = I_{DC} + i_2(\theta), \quad 0 \le \theta \le 2\pi$$
 (6)

and the current  $i_2(\theta)$  flowing through the parallel resonant tank  $C_n//L_n$  can be expressed as

$$i_{2}(\theta) = \frac{1}{\omega L_{n}} \int_{0}^{\theta} v_{2}(\theta) \, d\theta + C_{n} \omega \frac{dv_{2}(\theta)}{d\theta}.$$
 (7)

Hence, when the switch is ON (o  $\leq \theta < \pi$ ), from (4), (6) and (7), we obtain

$$I_{DC} + \frac{1}{\omega L_n} \int_0^\theta v_2(\theta) \, d\theta + C_n \omega \frac{dv_2(\theta)}{d\theta} = \frac{1}{\omega L} \int_0^\theta v_1(\theta) \, d\theta. \quad (8)$$

Equation (8) can be represented in the form of the second-order differential equation given by

$$\omega C_n v_2''(\theta) + \frac{1}{\omega L_n} v_2(\theta) = \frac{1}{\omega L} v_1(\theta).$$
(9)

Substituting (3) into (9), results in

$$v_{1}''(\theta) + \left(n^{2} + \frac{1}{\omega^{2}LC_{n}}\right)v_{1}(\theta)$$
  
=  $n^{2}V_{DC} - (n^{2} - 1)v_{o}(\theta),$  (10)



Fig. 1. The circuit schematic diagram of the proposed inverse class E amplifier with series tunable parallel resonant tank.

the general solution of which can be obtained by

$$v_1(\theta) = A_1 \cos\left(\beta\theta\right) + A_2 \sin\left(\beta\theta\right) + n^2 V_{DC}/\beta^2 - aV_{DC}(n^2 - 1) \sin\left(\theta + \varphi\right)/(\beta^2 - 1),$$
(11)

where  $0 \le \theta < \pi$ ,  $\beta = \sqrt{n^2 + (1/\omega^2 L C_n)}$ , and coefficients  $A_1$ ,  $A_2$  are yet to be determined.

Under the initial condition  $i_s(0) = 0$ , substituting (11) into (4), the steady-state switch current waveform is then given by

$$i_{s}(\theta) = \begin{cases} \frac{1}{\omega L} \begin{bmatrix} A_{1} \frac{\sin(\beta\theta)}{\beta} - A_{2} \frac{\cos(\beta\theta) - 1}{\beta} \\ + \frac{n^{2} V_{DC} \theta}{\beta^{2}} \\ + \frac{a V_{DC} (\cos(\theta + \varphi) - \cos\varphi)(n^{2} - 1)}{\beta^{2} - 1} \end{bmatrix}, & 0 \le \theta < \pi, \\ \frac{1}{\beta^{2} - 1} \\ 0, & \pi \le \theta \le 2\pi. \end{cases}$$

$$(12)$$

When the switch is OFF ( $\pi \le \theta \le 2\pi$ ), according to the KCL law  $i_2(\theta) + I_{DC} = 0$ , we obtain

$$I_{DC} + \frac{1}{\omega L_n} \int_{\pi}^{\theta} v_2(\theta) \, d\theta + C_n \omega \frac{dv_2(\theta)}{d\theta} = 0.$$
(13)

Equation (13) can be represented in the form of the second-order differential equation given by

$$\omega C_n v_2''(\theta) + \frac{1}{\omega L_n} v_2(\theta) = 0.$$
(14)

Substituting (3) into (14), results in

$$v_{1}''(\theta) + n^{2}v_{1}(\theta) = n^{2}V_{DC} - a(n^{2} - 1)V_{DC}$$
  

$$\sin(\theta + \varphi),$$
(15)

which general solution can be obtained by

$$v_1(\theta) = A'_1 \cos(n\theta) + A'_2 \sin(n\theta) + V_{DC}$$
$$- aV_{DC} \sin(\theta + \varphi), \qquad (16)$$

where  $\pi \le \theta \le 2\pi$ , and coefficients  $A'_1, A'_2$  are yet to be determined. Substituting (16) into (5), the steady-state switch voltage waveform is then given by

$$v_{s}(\theta) = \begin{cases} 0, & 0 \le \theta < \pi, \\ A'_{1} \cos(n\theta) + A'_{2} \sin(n\theta) & \\ +V_{DC} - aV_{DC} \sin(\theta + \varphi), & \pi \le \theta \le 2\pi. \end{cases}$$
(17)

In summary, the switch current and voltage steady-state waveforms can be obtained from (12) and (17), respectively. And all the unknown parameters in these expressions will be calculated in the following analysis.

# B) ZCS conditions of inverse class E power amplifier

For the lossless operation mode, it is necessary to provide optimum conditions to eliminate power losses of the transistor. The zero-current switching and zero-current slope switching conditions ( $i_s(\pi) = 0$ ;  $i'_s(\pi) = 0$ ) should be fulfilled. As a result, we obtain two equations:

$$A_{1} \sin (\beta \pi) - A_{2} [\cos (\beta \pi) - 1] + \frac{n^{2} V_{DC} \pi}{\beta}$$

$$- \frac{2a\beta V_{DC} (n^{2} - 1) \cos \varphi}{(\beta^{2} - 1)} = 0,$$

$$A_{1} \cos (\beta \pi) + A_{2} \sin (\beta \pi) + \frac{n^{2} V_{DC}}{\beta^{2}}$$

$$+ \frac{a V_{DC} (n^{2} - 1) \sin \varphi}{(\beta^{2} - 1)}$$

$$= 0.$$
(19)

Combining (18) and (19),  $A_1$  and  $A_2$  can be expressed as two equations with three unknown parameters (a,  $\beta$ ,  $\varphi$ ):

$$A_{2} = \frac{n^{2} V_{DC} [\sin (\beta \pi) - \pi \beta \cos (\beta \pi)]}{\beta^{2} [\cos (\beta \pi) - 1]} + \frac{a V_{DC} (n^{2} - 1) [\sin \varphi \sin (\beta \pi) + 2\beta \cos \varphi \cos (\beta \pi)]}{(\beta^{2} - 1) [\cos (\beta \pi) - 1]},$$
(20)

$$A_{1} = \frac{A_{2}[\cos(\beta\pi) - 1]}{\sin(\beta\pi)} - \frac{n^{2}V_{DC}\pi}{\beta\sin(\beta\pi)} + \frac{2a\beta V_{DC}(n^{2} - 1)\cos\varphi}{(\beta^{2} - 1)\sin(\beta\pi)}.$$
(21)

# C) The continuity of the capacitance voltage and inductance current

The energy stored in capacitance or inductance cannot change instantly, and hence the voltage across the  $C_n$  or the current through the  $L_n$  is continuous. According to the continuity of the capacitance voltage and inductance current, we obtain some other boundary conditions besides the ZCS conditions.

Since the voltage  $v_2(\theta)$  across the  $C_n$  is continuous,  $v_1(\theta)$  is also continuous. From zero-current slope switching condition  $(i_s'(\pi) = 0)$  and the continuity of  $v_1(\theta)$ , we obtain  $v_1(\pi) = 0$ , then combine it and (16), results in

$$A'_{1}\cos(n\pi) + A'_{2}\sin(n\pi) + V_{DC} + aV_{DC}\sin\varphi = 0.$$
 (22)

When  $\theta = \pi$ , equation (13) can be written as  $\omega C_n v_2'(\pi) + I_{DC} = 0$ , then substituting (3) and (17) into it, we obtain

$$A'_{1}\sin(n\pi) - A'_{2}\cos(n\pi) = -I_{DC}/(n\omega C_{n}).$$
 (23)

From (22) and (23),  $A'_1$  and  $A'_2$  can be expressed as two equations with three unknown parameters  $(a, \beta, \varphi)$ :

$$A'_{1} = \frac{-I_{DC}\sin(n\pi)}{n\omega C_{n}} - V_{DC}(1 + a\sin\varphi)\cos(n\pi), \quad (24)$$

$$A'_{2} = \frac{I_{DC}\cos\left(n\pi\right)}{n\omega C_{n}} - V_{DC}(1 + a\sin\varphi)\sin\left(n\pi\right).$$
(25)

There is another equation  $v_1(0) = v_1(2\pi)$  since the voltage  $v_2(\theta)$  across the  $C_n$  is continuous. Combine it and (16), results in

$$A_{1} + \frac{n^{2} V_{DC}}{\beta^{2}} - \frac{a V_{DC}(n^{2} - 1) \sin \varphi}{\beta^{2} - 1} = \frac{I_{DC} \sin (n\pi)}{n \omega C_{n}}$$
(26)  
-  $V_{DC}(1 + a \sin \varphi) \cos (n\pi) + V_{DC}(1 - a \sin \varphi).$ 

In addition, it is necessary to consider the continuity of current  $i_{Ln}(\theta)$  through the  $L_n$  to determine all the unknown parameters. The expression of  $i_{Ln}(\theta)$  during a whole cycle ( $0 \le \theta \le 2\pi$ ) is given by

$$i_{L_{n}}(\theta) = \begin{cases} \frac{1}{\omega L_{n}} \int_{0}^{\theta} \begin{bmatrix} -A_{1} \cos\left(\beta\theta\right) - A_{2} \sin\left(\beta\theta\right) \\ + \frac{(\beta^{2} - n^{2})V_{DC}}{\beta^{2}} \\ + \frac{aV_{dc}(n^{2} - \beta^{2})\sin\left(\theta + \varphi\right)}{(\beta^{2} - 1)} \end{bmatrix} d\theta, \quad 0 \le \theta < \pi, \\ \frac{1}{\omega L_{n}} \int_{\pi}^{\theta} \begin{bmatrix} -A_{1}' \cos\left(n\theta\right) \\ -A_{2}' \sin\left(n\theta\right) \end{bmatrix} d\theta, \qquad \pi \le \theta \le 2\pi. \end{cases}$$

$$(27)$$

According to the circuit initial condition and the continuity of current  $i_{Ln}(\theta)$ , we obtain  $i_{Ln}(2\pi) = i_{Ln}(0) = 0$ , and then (27) can be rewritten as

$$i_{L_n}(\theta) = \begin{cases} \frac{1}{\omega L_n} \begin{cases} -A_1 \frac{\sin(\beta\theta)}{\beta} + A_2 \frac{\cos(\beta\theta) - 1}{\beta} \\ + \frac{(\beta^2 - n^2)V_{DC}\theta}{\beta^2} \\ + \frac{aV_{dc}(\beta^2 - n^2)[\cos(\theta + \varphi) - \cos\varphi]}{(\beta^2 - 1)} \end{cases}, \quad 0 \le \theta < \pi, \\ \frac{1}{\omega L_n} \begin{bmatrix} A_1' \frac{\sin(2n\pi) - \sin(n\theta)}{n} \\ + A_2' \frac{\cos(n\theta) - \cos(2n\pi)}{n} \end{bmatrix}, \quad \pi \le \theta \le 2\pi. \end{cases}$$

$$(28)$$

Considering that the current  $i_{Ln}(\theta)$  is continuous when  $\theta = \pi$ , and then combining (24), (25), and (28), we obtain

$$-A_{1}\frac{\sin(\beta\pi)}{\beta} + A_{2}\frac{\cos(\beta\pi) - 1}{\beta} + \frac{(\beta^{2} - n^{2})V_{DC}\pi}{\beta^{2}}$$
$$-\frac{2aV_{dc}(\beta^{2} - n^{2})\cos\varphi}{(\beta^{2} - 1)}$$
$$= \frac{I_{DC}(1 - \cos(n\pi))}{\omega n^{2}C_{n}} - \frac{V_{DC}(1 + a\sin\varphi)\sin(n\pi)}{n}.$$
(29)

## D) Fourier series of switch current $i_s(\theta)$

In the time domain the switch current  $i_s(\theta)$  can be expressed in the form of a Fourier series as follows:

$$i_{s}(\theta) = I_{DC} + \sum_{n=1}^{\infty} \{a_{in}[\cos(n\theta + \varphi)] + b_{in}[\sin(n\theta + \varphi)]\}.$$
 (30)

The DC current  $I_{DC}$  can be expressed as

$$I_{DC} = \frac{1}{2\pi} \int_{0}^{2\pi} i_s(\theta) \, d\theta = \frac{1}{2\pi} \int_{0}^{\pi} i_s(\theta) \, d\theta = \frac{V_{DC}}{2\pi\omega L} U, \qquad (31)$$

where *U* is the expression consists of five unknown parameters *a*,  $\beta$ ,  $\varphi$ ,  $A_1$ ,  $A_2$ . The fundamental frequency current  $i_1(\theta)$  flowing through the switch consists of two components

$$i_1(\theta) = a_{i_1} \cos\left(\theta + \varphi\right) + b_{i_1} \sin\left(\theta + \varphi\right), \tag{32}$$

where  $a_{i_1}$  and  $b_{i_1}$  are defined as

$$a_{i1} = \frac{1}{\pi} \int_{0}^{\pi} i_{s}(\theta) \cos\left(\theta + \varphi\right) d\theta = \frac{V_{DC}}{\pi \omega L} E, \qquad (33)$$

$$b_{i1} = \frac{1}{\pi} \int_{0}^{\pi} i_{s}(\theta) \sin(\theta + \varphi) \, d\theta = \frac{V_{DC}}{\pi \omega L} F, \qquad (34)$$

where *E*, *F* are also the expressions consist of five unknown parameters *a*,  $\beta$ ,  $\varphi$ ,  $A_1$ ,  $A_2$ . According the KCL law, we can write

$$i_{1}(\theta) = i_{x}(\theta) + i_{o}(\theta) = \omega C_{x} a V_{DC} \cos(\theta + \varphi) + a V_{DC} \sin(\theta + \varphi) / R_{L},$$
(35)

then from (32)-(35) we obtain

$$a_{i_1} = EV_{DC}/(\pi\omega L) = \omega C_x a V_{DC}, \qquad (36)$$

$$b_{i1} = FV_{DC}/(\pi\omega L) = aV_{DC}/R_L.$$
 (37)

The drain efficiency of an ideal inverse class E power amplifier is 100%, hence  $V_{DC}I_{DC} = a^2 V_{DC}^2/(2R_L)$ , then we write  $R_L$  as follows:

$$R_L = a^2 V_{DC} / (2I_{DC}). \tag{38}$$

From the analysis proposed above, we obtain enough equations to solve all the unknown parameters.

### E) Design equations of circuit components

By combining (20), (21), (26), and (31), the first equation can be simply written as follows:  $\phi_1(a, \beta, \varphi) = 0$ , where  $\phi_1(a, \beta, \varphi)$  can be expressed as

$$\phi_{1}(a, \beta, \varphi) = aV_{DC}\sin\varphi \frac{n^{2} - 1}{\beta^{2} - 1} - \frac{n^{2}V_{DC}}{\beta^{2}} - \frac{V_{DC}U(\beta^{2} - n^{2})}{2\pi n}\sin(n\pi)$$
(39)  
-  $V_{DC}(1 + a\sin\varphi)\cos(n\pi) + V_{DC}(1 - a\sin\varphi) - A_{1}.$ 

By combining (20), (21), (29), and (31), the second equation can be written as  $\phi_2(a, \beta, \varphi) = 0$ , where  $\phi_2(a, \beta, \varphi)$  can be expressed as

$$\begin{split} \phi_{2}(a,\,\beta,\,\varphi) &= -A_{1} \frac{\sin\,(\beta\,\pi)}{\beta} + A_{2} \frac{\cos\,(\beta\,\pi) - 1}{\beta} \\ &+ \frac{(\beta^{2} - n^{2})V_{DC}\pi}{\beta^{2}} - \frac{2aV_{DC}(\beta^{2} - n^{2})\cos\,\varphi}{(\beta^{2} - 1)} \\ &- \frac{\beta^{2} - n^{2}}{2\pi n^{2}}V_{DC}U(1 - \cos\,(n\,\pi)) \\ &+ \frac{V_{DC}(1 + a\sin\,\varphi)\sin\,(n\,\pi)}{n}. \end{split}$$
(40)

From (20), (21), (31), (37), and (38), we obtain the third equation  $\phi_3(a, \beta, \varphi) = 0$ , where  $\phi_3(a, \beta, \varphi)$  can be expressed as

$$\phi_3(a,\,\beta,\,\varphi) = U - aF.\tag{41}$$

 Table 1. The numeric results of important parameters for calculate components values.

|                 | <i>n</i> = 2 | <i>n</i> = 3 | n = 4    | n = 5    |
|-----------------|--------------|--------------|----------|----------|
| а               | 1.61294      | 1.96954      | 1.69386  | 1.90201  |
| β               | 2.45412      | 3.36359      | 5.12841  | 5.29696  |
| $\varphi$ (rad) | -0.22909     | -0.71363     | -0.38354 | -0.63446 |
| Ε               | 1.00952      | 1.22692      | 0.45903  | 1.22129  |
| F               | 1.90675      | 1.01546      | 0.47438  | 1.05152  |
| U               | 2.62054      | 2            | 0.80353  | 2        |

The three unknown parameters a,  $\beta$ , and  $\varphi$  can be determined by solving these three equations, and then the expressions E, U, F consisting of parameters a,  $\beta$ ,  $\varphi$  can be calculated. Whereas the final expressions of the three parameters are very complicated, it is not convenient to get the explicit expressions. The values of these parameters will be given in the following analysis through numerical calculation.

When designing a power amplifier we require a specific output power  $P_o$ , for a given DC voltage  $V_{DC}$  at a specified operating frequency  $f_o$ . The optimum component values for the specified output power and DC voltage can be calculated from these equations as follows:

$$R_L = a^2 V_{DC}^2 / (2P_o), \tag{42}$$

$$L = UV_{DC}^2 / (2\pi\omega P_o), \qquad (43)$$

$$C = 1/(\omega^2 \beta^2 L), \tag{44}$$

$$C_x = 2EP_o/(aU\omega V_{DC}^2). \tag{45}$$

The values of  $L_p$  and  $C_p$  of the parallel resonant circuit depending on the chosen in advance loaded quality factor



Fig. 2. The ideal drain voltage and current waveforms of the amplifier with n varies.

**Table 2.** Peak drain voltage and current, power output capability of theamplifier with n varies.

|                   | n=2           | <i>n</i> = 3  | n = 4         | <i>n</i> = 5   |
|-------------------|---------------|---------------|---------------|----------------|
| v <sub>smax</sub> | $3.214V_{DC}$ | $3.348V_{DC}$ | $3.153V_{DC}$ | 2.954 $V_{DC}$ |
| i <sub>smax</sub> | $3.510I_{DC}$ | $3.142I_{DC}$ | $3.841I_{DC}$ | 3.574 $I_{DC}$ |
| C <sub>Pout</sub> | 0.089         | 0.095         | 0.083         | 0.095          |

 $Q_L$ , whose value should be as high as possible, are calculated by

$$C_p = Q_L / (\omega R_L), \tag{46}$$

$$L_p = 1/(\omega^2 C_p). \tag{47}$$

### III. AMPLIFIER PERFORMANCE STUDY WITH PARAMETER N VARIATIONS

The resonance frequency of the parallel resonant tank  $C_n//L_n$  is  $n\omega$ , where *n* is a design parameter as mentioned above. The amplifier demonstrates varying peak drain voltage and current waveforms and different power output capability when the parallel resonant is tuned to a different frequency.

According to the analysis proposed in Section II, all the values of load network circuit components and performance of the modified class E amplifier can be obtained through numeric simulations. Table 1 shows the numeric results of important parameters for calculated circuit components with different n values. The ideal drain voltage and current waveforms of the amplifier with n varies are presented in Fig. 2, the amplifier performance such as the peak drain voltage and current, power output capability are shown in Table 2.

Obviously, the power output capability decreases and the drain voltage and current waveforms distort when the parameter n is even, and so it is not a good choice to construct a hybrid combining features of inverse class E and inverse class F. The reason is that theoretic inverse class F amplifier presents discontinuous drain current at the switching events which is incompatible with the ZCS conditions. Whereas incorporating traits of inverse class E and class F is a reasonable scheme. Table 2 shows that when n is odd the power output capability of the modified amplifier is slightly less than the classical class E and inverse class E mode. Especially when n = 3, the amplifier can be regarded as a realization of class F<sub>3</sub>/E mode, which is a hybrid of thirdharmonic peaking class F [19] and inverse class E. It displays lower peak drain voltage comparing to the classical class E and lower peak drain current comparing to the classical inverse class E.

Further analysis shows that the amplifier obtains some improvement when n is a non-integer near 3. The ideal drain voltage and current waveforms of the amplifier when n is swept from 2.9 to 3.1 are presented in Fig. 3. It demonstrates varying degrees of trade-off between the peak drain voltage and current when parameter n is set to different value. Figure 4 shows the power output capability of the amplifier versus parameter n. The maximum value of power



Fig. 3. Ideal drain voltage and current waveforms of the amplifier when n is swept from 2.9 to 3.1.

output capability is 0.1022, which is obtained when n = 3.11. Finally, we let n = 3.1 and carry out an experiment based on the theoretical analysis above. Table 3 shows comparison of the proposed amplifier and class E and inverse class E.

The proposed amplifier not only maintains the zero power loss switching operation, but also brings in some improvements as follows:

First, when DC supply voltage and load resistance are fixed, the modified amplifier obtains the highest output voltage  $V_o$ and output power  $P_o$ .

Second, the power output capability  $C_{Pout}$  of the new configuration gets an increase of 4.1% comparing to the standard class E or inverse class E amplifier.

In addition, the new topology achieves more desirable drain voltage and current waveforms. The peak drain voltage for nominal class E operation is  $3.562V_{DC}$ , whereas for inverse class E amplifier the value is  $2.862V_{DC}$ . As a dual of class E topology, inverse class E amplifier has lower peak drain voltage; nevertheless, it brings high peak drain current whose value is  $3.562I_{DC}$ . When the parallel resonant tank is introduced to the invrese class E topology, the peak drain current decreases to  $3.170I_{DC}$ , and the peak drain voltage is  $3.090V_{DC}$  that is also much lower than the peak drain voltage vlaue of classical class E amplifier. This relaxes the



Fig. 4. The power output capability of the amplifier versus parameter n.

|                   | This work $(n=3.1)$             | Inverse class E                 | Class E                         |
|-------------------|---------------------------------|---------------------------------|---------------------------------|
| R <sub>L</sub>    | $1.795 V_{DC}^2 / P_o$          | $1.734V_{DC}^{2}/P_{o}$         | $0.577 V_{DC}^2 / P_o$          |
| L                 | $0.305 V_{DC}^2 / (\omega P_o)$ | $0.318 V_{DC}^2 / (\omega P_o)$ | $0.665 V_{DC}^2 / (\omega P_o)$ |
| $C_x$             | $0.636 P_o / (\omega V_{DC}^2)$ | $0.665 P_o/(\omega V_{DC}^2)$   | $0.318P_o/(\omega V_{DC}^2)$    |
| $L_n$             | 0.170L                          | /                               | /                               |
| $C_n$             | $0.104/\omega^2 L_n$            | /                               | /                               |
| $C_p$             | $Q_L/\omega R_L$                | $Q_L/\omega R_L$                | $Q_L/\omega R_L$                |
| $L_p$             | $1/\omega^2 C_p$                | $1/\omega^2 C_p$                | $1/\omega^2 C_p$                |
| √ <sub>o</sub>    | $1.895V_{DC}$                   | $1.862V_{DC}$                   | $1.074V_{DC}$                   |
| I <sub>o</sub>    | $1.055I_{DC}$                   | $1.074I_{DC}$                   | $1.862I_{DC}$                   |
| $P_o$             | $1.795 V_{DC}^2/R_L$            | $1.734V_{DC}^2/R_L$             | $0.577 V_{DC}^2 / R_L$          |
| φ                 | -0.634(rad)                     | -0.567(rad)                     | -0.567(rad)                     |
| v <sub>smax</sub> | $3.090V_{DC}$                   | $2.862V_{DC}$                   | $3.562V_{DC}$                   |
| i <sub>smax</sub> | 3.170 <i>I</i> <sub>DC</sub>    | $3.562I_{DC}$                   | $2.862I_{DC}$                   |
| C <sub>Pout</sub> | 0.102                           | 0.098                           | 0.098                           |

Table 3. Comparison of the proposed amplifier and class E and inverse class E.

design requirement on the transistor and is greatly beneficial to the device safety.

# IV. SIMULATIONS AND EXPERIMENTS

To confirm the theoretical analysis and synthesis explained in Sections II and III, harmonic balance simulations have been carried out within Agilent Advanced Design Systems (ADS) suite. In these experiments, let n = 3.1 and then all the values of load network components can be calculated as introduced in Section III. Here the transistor used is MRF21010 manufactured by Freescale Corporation, whose physics-based Root model is available in the ADS library. Although the transistor MRF21010 is able to operate at 2GHz, its switching action deteriorates heavily because of the effects of parasitic components. In order to verify the practical performance of the proposed circuits, the power amplifier is built in low frequency (155 MHz), and then the device can be modeled as a switch approximately. From the above analysis the load network circuits can be fixed and then using the source-pull method we can obtain the optimal source impedance which is suitable for design input matching circuit.

Figure 5 shows the simulated drain voltage/current waveforms of the class E power amplifier proposed in this paper.



Fig. 5. The simulated drain voltage/current waveforms (DC voltage is 21 V, output power is 10 W, and work frequency is 155 MHz).

The amplifier obtaining an output power 40 dBm at 155 MHz (DC voltage is 21 V and DC current is 1.12 A). It can be observed that the peak drain voltage and current are about 61 V and 3.5A, respectively. These values show the agreement with theoretical analysis. The waveforms in Fig. 5 are distorted lightly when compared to the idealized waveforms in Fig. 3. This is mainly due to the effects of some internal transistor parasitics and non-ideal switching action. There exist many factors that can degrade the amplifier performance. For example, the on resistance of a transistor can cause notable efficiency degradation because it consumes



Fig. 6. The schematic and photo of the test board.



**Fig. 7.** The output power, gain, drain efficiency, and PAE of the simulations and the measurements versus DC supply voltage ( $P_{in} = 15$  dBm, f = 155 MHz,  $V_{GS} = 4.2$  V).



**Fig. 8.** The output power, gain, drain efficiency, and PAE of the simulations and the measurements versus gate-source voltage ( $P_{in} = 15$  dBm, f = 155 MHz,  $V_{DC} = 21$  V).

power during the on state. Whereas, at the microwave band, the effects of parasitic components such as output capacitance and lead inductance become notable. The distorted drain voltage/current waveforms which caused by parasitics will degrade the perormance and security of the PA. As a result, excellent switching device (such as GaN HEMT) should be utilizing when design frequency moves toward microwave operation. The schematic and photo of the experiment circuits are shown in Fig. 6. The simulation and measurement results are presented as follows.

Figure 7 depicts the output power, gain, drain efficiency, and power-added efficiency (PAE) of the simulations and the measurements versus DC supply voltage. It can be seen from Fig. 7 that the maximum simulated drain efficiency and PAE are 81.74 and 81.51%, and the maximum measured drain efficiency and PAE are 81.04 and 79.82%. Here, drain efficiency >75% for DC supply voltage ranges from 5 to 25 V is obtained. Obviously, the measured results agree well with the simulation. This implies that the output power can be well-controlled through direct variation of the DC supply voltage without unduly impairing efficiency.

Figure 8 shows the plot of output power, gain, drain efficiency, and PAE of the simulations and the measurements



**Fig. 9.** The output power, gain, drain efficiency, and PAE of the simulations and the measurements versus input power ( $V_{GS} = 4.2$  V,  $V_{DC} = 21$  V, f = 155 MHz).



**Fig. 10.** The output power, gain, drain efficiency, and PAE of the simulations and the measurements versus operating frequency ( $V_{GS} = 4.2$  V,  $V_{DC} = 21$  V,  $P_{in} = 15$  dBm).

versus gate-source voltage. Because the used device Root model is not exactly the same with the practical transistor especially in the modeling of gate-source characteristics, the measured output power and drain efficiency are much lower than the simulated results when the gate-source bias voltage  $\leq_2$  V.

The output power, gain, drain efficiency, and PAE of the simulations and the measurements versus input power are illustrated in Fig. 9. Comparing measured results with simulated results, the excellent agreement was obtained. The output power rises with the increasing input power, and it goes into saturation area when the input power is high enough. Thus, the amplifier needs proper level of the input power to obtain the optimal performance.

The amplifier performance as a function of operating frequency is presented in Fig. 10. It can be seen that when the operating frequency is swept from 135 to165 MHz, the output power ranges from 39.58 to 40.31 dBm and the drain efficiency ranges from 71.03 to 78.24%. This amplifier can maintain its high efficiency and output power in the relative bandwidth about 20% (i.e. 30 MHz).

#### V. CONCLUSIONS

A modified inverse class E power amplifier with series tunable parallel resonant tank has been analyzed in this paper. The theoretical principles and design equations required to calculate the optimum circuit component values were given in detail. The proposed amplifier not only maintains 100% efficiency theoretically, but also brings in some improvements such as higher output power, power output capability, and further relaxes design requirements. The practical circuit implemented delivers 40.02 dBm output power at 155 MHz, and achieved PAE of 78.18%, drain efficiency of 78.42%, and 25.02 dB power gain when operated from a 21 V supply voltage. Experimental results show excellent agreement with simulations, which verifies the theoretical analysis. And the manufacture of this mode power amplifier with transmission-line load network at C-band will be the next work in future.

413

### REFERENCES

- Huttunen, A.; Kaunisto, R.: A 20-W Chireix outphasing transmitter for WCDMA base stations. IEEE Trans. Microw. Theory Tech., 55 (2007), 2709–2718.
- [2] Diet, A.; Berland, C.; Villegas, M.; Baudoin, G.: EER architecture specifications for OFDM transmitter using a class E amplifier. IEEE Microw. Wirel. Compon. Lett., 14 (2004), 389–391.
- [3] Pedro, J.C.; Garcia, J.A., Cabral, P.M.: Nonlinear distortion analysis of polar transmitters. IEEE Trans. Microw. Theory Tech., 55 (2007), 2757–2765.
- [4] Sokal, N.O.; Sokal, A.D.: Class E a new class of high efficiency tuned single-ended switching power amplifiers. IEEE J. Solid-State Circuits, SSC-10 (1975), 168–176.
- [5] You, F.; He, S.B.; Cao, T.; Tang, X.H.: Class E power amplifier design with a modified load network, in 2008 Int. Conf. on Microwave and Millimeter Wave Technology Proc., Nanjing, China, 2008.
- [6] You, F.; He, S.B.; Tang, X.H.; Cao, T.: Performance study of a class-E power amplifier with tuned series-parallel resonance network. IEEE Trans. Microw. Theory Tech., 56 (2008), 2190–2200.
- [7] Raab, F.H.: Class-F power amplifiers with maximally flat waveforms. IEEE Trans. Microw. Theory Tech., **45** (1997), 2007–2012.
- [8] Wei, C.J. et al.: Analysis and experimental waveform study of inverse class-F mode of microwave power FET's, in IEEE MTT-S Int. Microwave Symp., Boston, 2000.
- [9] Inoue, A. et al.: Analysis of class-F and inverse class-F amplifiers, in IEEE MTT-S Int. Microwave Symp., Boston, 2000.
- [10] Kee, S.D.; Aoki, I.; Rutledge, D.: 7-MHz, 1.1-kW demonstration of the new E/F(2,odd) switching amplifier class E, in IEEE MTT-S Int. Microwave Symp., Phoenix Arizona, 2001.
- [11] Kee, S.: The Class E/F Family of Harmonic-tuned Switching Power Amplifiers, Ph.D. Dissertation Abstracts International, California Institute of Technology, Pasadena, CA, 2001.
- [12] Kee, S.; Aoki, I.; Hajimiri, A.; Rutledge, D.: The class E/F family of ZVS switching amplifiers. IEEE Trans. Microw. Theory Tech., 51 (2003), 1677–1690.
- [13] Kee, S.D.; Aoki, I.; Hajimiri, S.-A.; Rutledge, D.B.: Class E/F Switching Power Amplifiers, U.S. Patent 6,724,255, 2004.
- [14] Grebennikov, A.: High-efficiency class FE tuned power amplifiers. IEEE Trans. Circuits Syst. I: Regul. Pap., 55 (2008), 3284–3292.
- [15] Mury, T.; Fusco, V.F.: Series-L/parallel-tuned versus shunt-C/seriestuned class-E power amplifier comparison. IEE Proc., Circuits Devices Syst., 52 (2005), 709–717.

- [16] Mury, T.; Fusco, V.F.: Analysis of the effect of finite DC blocking capacitance and finite DC feed inductance on the performance of inverse class E amplifiers. IEE Proc., Circuits Devices Syst, 153 (2006), 129–135.
- [17] Mury, T.; Fusco, V.F.: Transmission line matching effects on the performance of shunt-C/series-tuned and series-L/parallel-tuned class- E amplifiers, in Asia-Pacific Microwave Conf., Suzhou, China, 2005.
- [18] Mury, T.; Fusco, V.F.: Inverse class-E amplifier with transmissionline harmonic suppression. IEEE Trans. Circuits Syst. I, Regul. Pap., 54 (2007), 1555–1561.
- [19] Mihai, A.: RF Power Amplifiers, Noble publication Corporation, Atlanta, 2001.



**Tao Cao** received his bachelor's and master's degrees in electronic engineering from the University of Electronic Science and Technology of China (UESTC) in 2007 and 2010 separately. His research interests include RF/microwave analog circuit design and linearization techniques for high-efficiency power amplifiers.



**Songbai He** received his bachelor's and master's degrees in electronic engineering from UESTC in 1995 and 1998 separately. He received his Ph.D. from UESTC in 2003. Now he is a professor of UESTC. His research interests include RF/MW circuits and systems, frequency synthesis, wireless communication, and non-linear dynamic systems.



Fei You received his Ph.D. in electronic engineering from the UESTC in 2010. Now he is an assistant professor of UESTC. His research interests include high-efficiency power amplifiers design and its application in linear transmitters.